Skip to content
StepArgumentsStatus
Start of Pipeline - (1 min 46 sec in block)
node - (1 min 45 sec in block)
node block - (1 min 17 sec in block)
stage - (3.4 sec in block)Git Clone
stage block (Git Clone) - (2.5 sec in block)
sh - (0.66 sec in self)rm -rf T03x
sh - (1.4 sec in self)git clone --recursive --depth=1 https://github.com/klessydra/T03x T03x
stage - (10 sec in block)Simulation
stage block (Simulation) - (9.9 sec in block)
dir - (9.4 sec in block)T03x
dir block - (9.1 sec in block)
sh - (8.7 sec in self)/eda/oss-cad-suite/bin/ghdl -a --std=08 klessydra-t0-3th/PKG_RiscV_Klessydra_thread_parameters.vhd klessydra-t0-3th/PKG_RiscV_Klessydra.vhd klessydra-t0-3th/PKG_RiscV_Klessydra.vhd klessydra-t0-3th/RTL-CSR_Unit.vhd klessydra-t0-3th/RTL-Debug_Unit.vhd klessydra-t0-3th/RTL-Processing_Pipeline.vhd klessydra-t0-3th/RTL-Program_Counter_unit.vhd klessydra-t0-3th/STR-Klessydra_top.vhd
stage - (1.6 sec in block)Utilities
stage block (Utilities) - (1.2 sec in block)
dir - (0.85 sec in block)T03x
dir block - (0.6 sec in block)
sh - (0.41 sec in self)python3 /eda/processor_ci/core/labeler_prototype.py -d $(pwd) -c /eda/processor_ci/config.json -o /jenkins/processor_ci_utils/labels
stage - (1 min 0 sec in block)FPGA Build Pipeline
stage block (FPGA Build Pipeline) - (59 sec in block)
parallel - (59 sec in block)
parallel block (Branch: colorlight_i9) - (59 ms in block)
stage - (6.3 sec in block)colorlight_i9
stage block (colorlight_i9) - (6 sec in block)
lock - (5.2 sec in block)colorlight_i9
lock block - (4.4 sec in block)
stage - (2.1 sec in block)Synthesis and PnR
stage block (Synthesis and PnR) - (1.5 sec in block)
dir - (1.1 sec in block)T03x
dir block - (0.8 sec in block)
echo - (0.2 sec in self)Starting synthesis for FPGA colorlight_i9.
sh - (0.45 sec in self)python3 /eda/processor_ci/main.py -c /eda/processor_ci/config.json -p T03x -b colorlight_i9
stage - (0.92 sec in block)Flash colorlight_i9
stage block (Flash colorlight_i9) - (0.37 sec in block)
getContext - (0.17 sec in self)
stage - (0.68 sec in block)Test colorlight_i9
stage block (Test colorlight_i9) - (0.35 sec in block)
getContext - (0.15 sec in self)
parallel block (Branch: digilent_arty_a7_100t) - (58 sec in block)
stage - (58 sec in block)digilent_arty_a7_100t
stage block (digilent_arty_a7_100t) - (58 sec in block)
lock - (57 sec in block)digilent_arty_a7_100t
lock block - (43 sec in block)
stage - (41 sec in block)Synthesis and PnR
stage block (Synthesis and PnR) - (40 sec in block)
dir - (40 sec in block)T03x
dir block - (39 sec in block)
echo - (0.3 sec in self)Starting synthesis for FPGA digilent_arty_a7_100t.
sh - (39 sec in self)python3 /eda/processor_ci/main.py -c /eda/processor_ci/config.json -p T03x -b digilent_arty_a7_100t
stage - (0.92 sec in block)Flash digilent_arty_a7_100t
stage block (Flash digilent_arty_a7_100t) - (0.37 sec in block)
getContext - (0.15 sec in self)
stage - (0.66 sec in block)Test digilent_arty_a7_100t
stage block (Test digilent_arty_a7_100t) - (0.36 sec in block)
getContext - (0.16 sec in self)
stage - (0.73 sec in block)Declarative: Post Actions
stage block (Declarative: Post Actions) - (0.51 sec in block)
junit - (0.24 sec in self)**/test-reports/*.xml