Skip to content
StepArgumentsStatus
Start of Pipeline - (11 min in block)
node - (11 min in block)
node block - (37 sec in block)
stage - (1.5 sec in block)Git Clone
stage block (Git Clone) - (0.76 sec in block)
getContext - (0.3 sec in self)
stage - (1 sec in block)Simulation
stage block (Simulation) - (0.39 sec in block)
getContext - (0.17 sec in self)
stage - (0.98 sec in block)Utilities
stage block (Utilities) - (0.38 sec in block)
getContext - (0.16 sec in self)
stage - (32 sec in block)FPGA Build Pipeline
stage block (FPGA Build Pipeline) - (31 sec in block)
parallel - (31 sec in block)
parallel block (Branch: colorlight_i9) - (60 ms in block)
stage - (30 sec in block)colorlight_i9
stage block (colorlight_i9) - (30 sec in block)
lock - (29 sec in block)colorlight_i9
lock block - (28 sec in block)
stage - (3 sec in block)Synthesis and PnR
stage block (Synthesis and PnR) - (2 sec in block)
dir - (1.4 sec in block)Grande-Risco-5
dir block - (1.1 sec in block)
echo - (0.17 sec in self)Starting synthesis for FPGA colorlight_i9.
sh - (0.6 sec in self)python3 /eda/processor_ci/main.py -c /eda/processor_ci/config -p Grande-Risco-5 -b colorlight_i9
stage - (20 sec in block)Flash colorlight_i9
stage block (Flash colorlight_i9) - (19 sec in block)
dir - (19 sec in block)Grande-Risco-5
dir block - (18 sec in block)
echo - (0.16 sec in self)Flashing FPGA colorlight_i9.
sh - (18 sec in self)python3 /eda/processor_ci/main.py -c /eda/processor_ci/config -p Grande-Risco-5 -b colorlight_i9 -l
stage - (4.4 sec in block)Test colorlight_i9
stage block (Test colorlight_i9) - (4.1 sec in block)
echo - (0.21 sec in self)Testing FPGA colorlight_i9.
dir - (3.5 sec in block)Grande-Risco-5
dir block - (3.1 sec in block)
sh - (0.45 sec in self)echo "Test for FPGA in /dev/ttyACM0"
sh - (2.5 sec in self)python3 /eda/processor_ci_tests/main.py -b 115200 -s 2 -c /eda/processor_ci_tests/config.json --p /dev/ttyACM0 -m rv32i -k 0x434F4C4F
parallel block (Branch: digilent_arty_a7_100t) - (19 sec in block)
stage - (18 sec in block)digilent_arty_a7_100t
stage block (digilent_arty_a7_100t) - (18 sec in block)
lock - (17 sec in block)digilent_arty_a7_100t
lock block - (16 sec in block)
stage - (3.2 sec in block)Synthesis and PnR
stage block (Synthesis and PnR) - (2.5 sec in block)
dir - (1.8 sec in block)Grande-Risco-5
dir block - (1.3 sec in block)
echo - (0.16 sec in self)Starting synthesis for FPGA digilent_arty_a7_100t.
sh - (0.7 sec in self)python3 /eda/processor_ci/main.py -c /eda/processor_ci/config -p Grande-Risco-5 -b digilent_arty_a7_100t
stage - (5.6 sec in block)Flash digilent_arty_a7_100t
stage block (Flash digilent_arty_a7_100t) - (5.1 sec in block)
dir - (4.5 sec in block)Grande-Risco-5
dir block - (4.3 sec in block)
echo - (0.16 sec in self)Flashing FPGA digilent_arty_a7_100t.
sh - (3.6 sec in self)python3 /eda/processor_ci/main.py -c /eda/processor_ci/config -p Grande-Risco-5 -b digilent_arty_a7_100t -l
stage - (7.4 sec in block)Test digilent_arty_a7_100t
stage block (Test digilent_arty_a7_100t) - (7.1 sec in block)
echo - (0.21 sec in self)Testing FPGA digilent_arty_a7_100t.
dir - (6.5 sec in block)Grande-Risco-5
dir block - (6.3 sec in block)
sh - (0.47 sec in self)echo "Test for FPGA in /dev/ttyUSB1"
sh - (5.6 sec in self)python3 /eda/processor_ci_tests/main.py -b 115200 -s 2 -c /eda/processor_ci_tests/config.json --p /dev/ttyUSB1 -m rv32i -k 0x41525459
stage - (0.81 sec in block)Declarative: Post Actions
stage block (Declarative: Post Actions) - (0.54 sec in block)
junit - (0.27 sec in self)**/test-reports/*.xml