Skip to content

Console Output

+ python3 /eda/processor-ci/main.py -c /eda/processor-ci/config.json -p VexRiscv -b digilent_nexys4_ddr -l
Arquivo de configura����o final gerado em /var/lib/jenkins/workspace/VexRiscv/VexRiscv/build_digilent_nexys4_ddr.tcl
Makefile executado com sucesso.
Sa��da do Makefile:
Flashing the FPGA...
/eda/oss-cad-suite/bin/openFPGALoader -b nexys_a7_100 digilent_nexys4_ddr.bit
empty
Jtag frequency : requested 6.00MHz   -> real 6.00MHz  
Parse file DONE
Erase SRAM Load SRAM 
Load SRAM: [======                                            ] 10.28%
Load SRAM: [===========                                       ] 20.56%
Load SRAM: [================                                  ] 30.83%
Load SRAM: [=====================                             ] 41.11%
Load SRAM: [==========================                        ] 51.39%
Load SRAM: [===============================                   ] 61.67%
Load SRAM: [====================================              ] 71.94%
Load SRAM: [==========================================        ] 82.22%
Load SRAM: [===============================================   ] 92.50%
Load SRAM: [===================================================] 100.00%
Done
DONE