Skip to content
Jenkins
log in
Dashboard
Risco-5
#595
Pipeline Steps
Status
Changes
Console Output
View Build Information
Timings
Lockable resources
Test Result
Open Blue Ocean
Pipeline Overview
Pipeline Console
Embeddable Build Status
Pipeline Steps
Workspaces
Previous Build
Next Build
Step
Arguments
Status
Start of Pipeline - (3 min 1 sec in block)
node - (3 min 0 sec in block)
node block - (3 min 0 sec in block)
stage - (2.4 sec in block)
Git Clone
stage block (Git Clone) - (2 sec in block)
sh - (0.45 sec in self)
rm -rf *.xml
sh - (0.44 sec in self)
rm -rf Risco-5
sh - (0.9 sec in self)
git clone --recursive --depth=1 https://github.com/JN513/Risco-5.git Risco-5
stage - (1.7 sec in block)
Simulation
stage block (Simulation) - (1.2 sec in block)
dir - (0.85 sec in block)
Risco-5
dir block - (0.6 sec in block)
sh - (0.4 sec in self)
/eda/oss-cad-suite/bin/iverilog -o simulation.out -g2005 -s soc_tb -I src/core/ src/core/alu.v src/core/alu_control.v src/core/control_unit.v src/core/core.v src/core/csr_unit.v src/core/immediate_generator.v src/core/mdu.v src/core/mux.v src/core/pc.v src/core/registers.v tests/soc_test.v src/peripheral/bus.v src/peripheral/fifo.v src/peripheral/gpios.v src/peripheral/gpio.v src/peripheral/leds.v src/peripheral/memory.v src/peripheral/pwm.v src/peripheral/soc.v src/peripheral/uart_rx.v src/peripheral/uart_tx.v src/peripheral/uart.v
stage - (1.7 sec in block)
Utilities
stage block (Utilities) - (1.2 sec in block)
dir - (0.86 sec in block)
Risco-5
dir block - (0.61 sec in block)
sh - (0.39 sec in self)
python3 /eda/processor_ci/core/labeler_prototype.py -d $(pwd) -c /eda/processor_ci/config -o /jenkins/processor_ci_utils/labels
stage - (2 min 52 sec in block)
FPGA Build Pipeline
stage block (FPGA Build Pipeline) - (2 min 52 sec in block)
parallel - (2 min 52 sec in block)
parallel block (Branch: digilent_arty_a7_100t) - (2 min 51 sec in block)
stage - (2 min 51 sec in block)
digilent_arty_a7_100t
stage block (digilent_arty_a7_100t) - (2 min 51 sec in block)
lock - (2 min 50 sec in block)
digilent_arty_a7_100t
lock block - (2 min 50 sec in block)
stage - (2 min 38 sec in block)
Synthesis and PnR
stage block (Synthesis and PnR) - (2 min 37 sec in block)
dir - (2 min 37 sec in block)
Risco-5
dir block - (2 min 36 sec in block)
echo - (0.15 sec in self)
Starting synthesis for FPGA digilent_arty_a7_100t.
sh - (2 min 36 sec in self)
python3 /eda/processor_ci/main.py -c /eda/processor_ci/config -p Risco-5 -b digilent_arty_a7_100t
stage - (5.1 sec in block)
Flash digilent_arty_a7_100t
stage block (Flash digilent_arty_a7_100t) - (4.6 sec in block)
dir - (4.2 sec in block)
Risco-5
dir block - (3.9 sec in block)
echo - (0.15 sec in self)
Flashing FPGA digilent_arty_a7_100t.
sh - (3.6 sec in self)
python3 /eda/processor_ci/main.py -c /eda/processor_ci/config -p Risco-5 -b digilent_arty_a7_100t -l
stage - (6.7 sec in block)
Test digilent_arty_a7_100t
stage block (Test digilent_arty_a7_100t) - (6.4 sec in block)
echo - (0.16 sec in self)
Testing FPGA digilent_arty_a7_100t.
sh - (0.46 sec in self)
echo "Test for FPGA in /dev/ttyUSB1"
sh - (5.6 sec in self)
python3 /eda/processor_ci_tests/main.py -b 115200 -s 2 -c /eda/processor_ci_tests/config.json --p /dev/ttyUSB1 -m rv32i -k 0x41525459
stage - (0.8 sec in block)
Declarative: Post Actions
stage block (Declarative: Post Actions) - (0.55 sec in block)
junit - (0.28 sec in self)
**/*.xml