Start of Pipeline - (6 min 11 sec in block) | | | |
|
node - (6 min 10 sec in block) | | | |
|
node block - (6 min 10 sec in block) | | | |
|
stage - (2.8 sec in block) | Git Clone | | |
|
stage block (Git Clone) - (2.4 sec in block) | | | |
|
sh - (0.47 sec in self) | rm -rf Risco-5 | | |
|
sh - (1.7 sec in self) | git clone --recursive --depth=1 https://github.com/JN513/Risco-5.git Risco-5 | | |
|
stage - (1.7 sec in block) | Simulation | | |
|
stage block (Simulation) - (1.2 sec in block) | | | |
|
dir - (0.88 sec in block) | Risco-5 | | |
|
dir block - (0.6 sec in block) | | | |
|
sh - (0.4 sec in self) | /eda/oss-cad-suite/bin/iverilog -o simulation.out -g2005 -s soc_tb -I src/core/ src/core/alu.v src/core/alu_control.v src/core/control_unit.v src/core/core.v src/core/csr_unit.v src/core/immediate_generator.v src/core/mdu.v src/core/mux.v src/core/pc.v src/core/registers.v tests/soc_test.v src/peripheral/bus.v src/peripheral/fifo.v src/peripheral/gpios.v src/peripheral/gpio.v src/peripheral/leds.v src/peripheral/memory.v src/peripheral/pwm.v src/peripheral/soc.v src/peripheral/uart_rx.v src/peripheral/uart_tx.v src/peripheral/uart.v | | |
|
stage - (1.7 sec in block) | Utilities | | |
|
stage block (Utilities) - (1.2 sec in block) | | | |
|
dir - (0.86 sec in block) | Risco-5 | | |
|
dir block - (0.6 sec in block) | | | |
|
sh - (0.4 sec in self) | python3 /eda/processor_ci/core/labeler_prototype.py -d $(pwd) -c /eda/processor_ci/config.json -o /jenkins/processor_ci_utils/labels | | |
|
stage - (6 min 2 sec in block) | FPGA Build Pipeline | | |
|
stage block (FPGA Build Pipeline) - (6 min 2 sec in block) | | | |
|
parallel - (6 min 1 sec in block) | | | |
|
parallel block (Branch: colorlight_i9) - (59 ms in block) | | | |
|
stage - (6 min 0 sec in block) | colorlight_i9 | | |
|
stage block (colorlight_i9) - (5 min 59 sec in block) | | | |
|
lock - (5 min 59 sec in block) | colorlight_i9 | | |
|
lock block - (5 min 58 sec in block) | | | |
|
stage - (5 min 38 sec in block) | Synthesis and PnR | | |
|
stage block (Synthesis and PnR) - (5 min 38 sec in block) | | | |
|
dir - (5 min 37 sec in block) | Risco-5 | | |
|
dir block - (5 min 37 sec in block) | | | |
|
echo - (0.15 sec in self) | Starting synthesis for FPGA colorlight_i9. | | |
|
sh - (5 min 36 sec in self) | python3 /eda/processor_ci/main.py -c /eda/processor_ci/config.json -p Risco-5 -b colorlight_i9 | | |
|
stage - (16 sec in block) | Flash colorlight_i9 | | |
|
stage block (Flash colorlight_i9) - (16 sec in block) | | | |
|
dir - (15 sec in block) | Risco-5 | | |
|
dir block - (15 sec in block) | | | |
|
echo - (0.16 sec in self) | Flashing FPGA colorlight_i9. | | |
|
sh - (15 sec in self) | python3 /eda/processor_ci/main.py -c /eda/processor_ci/config.json -p Risco-5 -b colorlight_i9 -l | | |
|
stage - (2 sec in block) | Test colorlight_i9 | | |
|
stage block (Test colorlight_i9) - (1.8 sec in block) | | | |
|
echo - (0.23 sec in self) | Testing FPGA colorlight_i9. | | |
|
dir - (1.3 sec in block) | Risco-5 | | |
|
dir block - (1 sec in block) | | | |
|
sh - (0.44 sec in self) | echo "Test for FPGA in /dev/ttyACM0" | | |
|
sh - (0.39 sec in self) | python3 /eda/processor_ci_tests/test_runner/run.py --config /eda/processor_ci_tests/test_runner/config.json --port /dev/ttyACM0 | | |
|
parallel block (Branch: digilent_arty_a7_100t) - (5 min 4 sec in block) | | | |
|
stage - (5 min 3 sec in block) | digilent_arty_a7_100t | | |
|
stage block (digilent_arty_a7_100t) - (5 min 3 sec in block) | | | |
|
lock - (5 min 2 sec in block) | digilent_arty_a7_100t | | |
|
lock block - (5 min 1 sec in block) | | | |
|
stage - (4 min 53 sec in block) | Synthesis and PnR | | |
|
stage block (Synthesis and PnR) - (4 min 53 sec in block) | | | |
|
dir - (4 min 52 sec in block) | Risco-5 | | |
|
dir block - (4 min 52 sec in block) | | | |
|
echo - (0.16 sec in self) | Starting synthesis for FPGA digilent_arty_a7_100t. | | |
|
sh - (4 min 51 sec in self) | python3 /eda/processor_ci/main.py -c /eda/processor_ci/config.json -p Risco-5 -b digilent_arty_a7_100t | | |
|
stage - (5 sec in block) | Flash digilent_arty_a7_100t | | |
|
stage block (Flash digilent_arty_a7_100t) - (4.6 sec in block) | | | |
|
dir - (4.2 sec in block) | Risco-5 | | |
|
dir block - (4 sec in block) | | | |
|
echo - (0.16 sec in self) | Flashing FPGA digilent_arty_a7_100t. | | |
|
sh - (3.6 sec in self) | python3 /eda/processor_ci/main.py -c /eda/processor_ci/config.json -p Risco-5 -b digilent_arty_a7_100t -l | | |
|
stage - (2 sec in block) | Test digilent_arty_a7_100t | | |
|
stage block (Test digilent_arty_a7_100t) - (1.8 sec in block) | | | |
|
echo - (0.23 sec in self) | Testing FPGA digilent_arty_a7_100t. | | |
|
dir - (1.3 sec in block) | Risco-5 | | |
|
dir block - (1 sec in block) | | | |
|
sh - (0.46 sec in self) | echo "Test for FPGA in /dev/ttyUSB1" | | |
|
sh - (0.42 sec in self) | python3 /eda/processor_ci_tests/test_runner/run.py --config /eda/processor_ci_tests/test_runner/config.json --port /dev/ttyUSB1 | | |
|
stage - (0.87 sec in block) | Declarative: Post Actions | | |
|
stage block (Declarative: Post Actions) - (0.59 sec in block) | | | |
|
junit - (0.28 sec in self) | **/test-reports/*.xml | | |
|