Step | Arguments | Status | ||
---|---|---|---|---|
Start of Pipeline - (42 sec in block) | ||||
node - (42 sec in block) | ||||
node block - (40 sec in block) | ||||
stage - (3 sec in block) | git_clone | |||
stage block (git_clone) - (1.8 sec in block) | ||||
sh - (0.42 sec in self) | rm -Rf Pequeno-Risco-5/ build/ | |||
sh - (0.9 sec in self) | git clone https://github.com/JN513/Pequeno-Risco-5.git | |||
sh - (0.43 sec in self) | cd Pequeno-Risco-5 | |||
stage - (4.1 sec in block) | IVerilog | |||
stage block (IVerilog) - (2.6 sec in block) | ||||
sh - (0.76 sec in self) | mkdir -p build | |||
sh - (0.74 sec in self) | /eda/oss-cad-suite/bin/iverilog -o build/core_test.o -s core_tb Pequeno-Risco-5/src/*.v Pequeno-Risco-5/tests/core_test.v | |||
sh - (0.66 sec in self) | /eda/oss-cad-suite/bin/vvp build/core_test.o | |||
stage - (16 sec in block) | Yosys | |||
stage block (Yosys) - (15 sec in block) | ||||
sh - (14 sec in self) | /eda/oss-cad-suite/bin/yosys -p " read_verilog Pequeno-Risco-5/fpga/ecp5/main.v; read_verilog Pequeno-Risco-5/src/*.v; synth_ecp5 -json ./build/out.json -abc9 " | |||
stage - (3 sec in block) | NextPNR | |||
stage block (NextPNR) - (1.7 sec in block) | ||||
sh - (1.1 sec in self) | /eda/oss-cad-suite/bin/nextpnr-ecp5 --json ./build/out.json --write ./build/out_pnr.json --45k --lpf Pequeno-Risco-5/fpga/ecp5/pinout.lpf --textcfg ./build/out.config --package CABGA381 --speed 6 --ignore-loops --lpf-allow-unconstrained | |||
stage - (3.4 sec in block) | ECPPACK | |||
stage block (ECPPACK) - (1.7 sec in block) | ||||
sh - (1.1 sec in self) | /eda/oss-cad-suite/bin/ecppack --compress --input ./build/out.config --bit ./build/out.bit | |||
stage - (10 sec in block) | openFPGAloader | |||
stage block (openFPGAloader) - (9.1 sec in block) | ||||
sh - (8.1 sec in self) | /eda/oss-cad-suite/bin/openFPGALoader -b colorlight-i9 ./build/out.bit |