/* * NERV -- Naive Educational RISC-V Processor * * Copyright (C) 2020 N. Engelhardt * * Permission to use, copy, modify, and/or distribute this software for any * purpose with or without fee is hereby granted, provided that the above * copyright notice and this permission notice appear in all copies. * * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. * */ module testbench; localparam MEM_ADDR_WIDTH = 16; localparam TIMEOUT = (1<<10); reg clock; reg reset = 1'b1; reg stall = 1'b0; wire trap; wire [31:0] imem_addr; reg [31:0] imem_data; wire dmem_valid; wire [31:0] dmem_addr; wire [ 3:0] dmem_wstrb; wire [31:0] dmem_wdata; reg [31:0] dmem_rdata; reg [31:0] irq = 'b0; always #5 clock = clock === 1'b0; always @(posedge clock) reset <= 0; reg [7:0] mem [0:(1<= (1<= TIMEOUT)) begin $display("Simulated %0d cycles", cycles); $finish; end end endmodule