Copyright 1986-2022 Xilinx, Inc. All Rights Reserved. Copyright 2022-2023 Advanced Micro Devices, Inc. All Rights Reserved. ------------------------------------------------------------------------------------------------------------------------------------------------- | Tool Version : Vivado v.2023.2 (lin64) Build 4029153 Fri Oct 13 20:13:54 MDT 2023 | Date : Wed Apr 30 00:27:07 2025 | Host : 89852011558b running 64-bit unknown | Command : report_power -file digilent_arty_a7_power.rpt | Design : processorci_top | Device : xc7a100tcsg324-1 | Design State : routed | Grade : commercial | Process : typical | Characterization : Production ------------------------------------------------------------------------------------------------------------------------------------------------- Power Report Table of Contents ----------------- 1. Summary 1.1 On-Chip Components 1.2 Power Supply Summary 1.3 Confidence Level 2. Settings 2.1 Environment 2.2 Clock Constraints 3. Detailed Reports 3.1 By Hierarchy 1. Summary ---------- +--------------------------+--------------+ | Total On-Chip Power (W) | 0.099 | | Design Power Budget (W) | Unspecified* | | Power Budget Margin (W) | NA | | Dynamic (W) | 0.002 | | Device Static (W) | 0.097 | | Effective TJA (C/W) | 4.6 | | Max Ambient (C) | 84.5 | | Junction Temperature (C) | 25.5 | | Confidence Level | Low | | Setting File | --- | | Simulation Activity File | --- | | Design Nets Matched | NA | +--------------------------+--------------+ * Specify Design Power Budget using, set_operating_conditions -design_power_budget 1.1 On-Chip Components ---------------------- +--------------------------+-----------+----------+-----------+-----------------+ | On-Chip | Power (W) | Used | Available | Utilization (%) | +--------------------------+-----------+----------+-----------+-----------------+ | Clocks | <0.001 | 4 | --- | --- | | Slice Logic | <0.001 | 3420 | --- | --- | | LUT as Logic | <0.001 | 676 | 63400 | 1.07 | | CARRY4 | <0.001 | 56 | 15850 | 0.35 | | BUFG | <0.001 | 1 | 32 | 3.13 | | Register | <0.001 | 601 | 126800 | 0.47 | | F7/F8 Muxes | <0.001 | 791 | 63400 | 1.25 | | LUT as Distributed RAM | <0.001 | 1036 | 19000 | 5.45 | | Others | 0.000 | 16 | --- | --- | | Signals | 0.001 | 1401 | --- | --- | | I/O | <0.001 | 5 | 210 | 2.38 | | Static Power | 0.097 | | | | | Total | 0.099 | | | | +--------------------------+-----------+----------+-----------+-----------------+ 1.2 Power Supply Summary ------------------------ +-----------+-------------+-----------+-------------+------------+-------------+-------------+------------+ | Source | Voltage (V) | Total (A) | Dynamic (A) | Static (A) | Powerup (A) | Budget (A) | Margin (A) | +-----------+-------------+-----------+-------------+------------+-------------+-------------+------------+ | Vccint | 1.000 | 0.017 | 0.002 | 0.015 | NA | Unspecified | NA | | Vccaux | 1.800 | 0.018 | 0.000 | 0.018 | NA | Unspecified | NA | | Vcco33 | 3.300 | 0.004 | 0.000 | 0.004 | NA | Unspecified | NA | | Vcco25 | 2.500 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | Vcco18 | 1.800 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | Vcco15 | 1.500 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | Vcco135 | 1.350 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | Vcco12 | 1.200 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | Vccaux_io | 1.800 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | Vccbram | 1.000 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | MGTAVcc | 1.000 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | MGTAVtt | 1.200 | 0.000 | 0.000 | 0.000 | NA | Unspecified | NA | | Vccadc | 1.800 | 0.020 | 0.000 | 0.020 | NA | Unspecified | NA | +-----------+-------------+-----------+-------------+------------+-------------+-------------+------------+ 1.3 Confidence Level -------------------- +-----------------------------+------------+-------------------------------------------------------+--------------------------------------------------------------------------------------------------------------------+ | User Input Data | Confidence | Details | Action | +-----------------------------+------------+-------------------------------------------------------+--------------------------------------------------------------------------------------------------------------------+ | Design implementation state | High | Design is routed | | | Clock nodes activity | Low | User specified less than 75% of clocks | Provide missing clock activity with a constraint file, simulation results or by editing the "By Clock Domain" view | | I/O nodes activity | Medium | More than 5% of inputs are missing user specification | Provide missing input activity with simulation results or by editing the "By Resource Type -> I/Os" view | | Internal nodes activity | Medium | User specified less than 25% of internal nodes | Provide missing internal nodes activity with simulation results or by editing the "By Resource Type" views | | Device models | High | Device models are Production | | | | | | | | Overall confidence level | Low | | | +-----------------------------+------------+-------------------------------------------------------+--------------------------------------------------------------------------------------------------------------------+ 2. Settings ----------- 2.1 Environment --------------- +-----------------------+--------------------------+ | Ambient Temp (C) | 25.0 | | ThetaJA (C/W) | 4.6 | | Airflow (LFM) | 250 | | Heat Sink | medium (Medium Profile) | | ThetaSA (C/W) | 4.6 | | Board Selection | medium (10"x10") | | # of Board Layers | 12to15 (12 to 15 Layers) | | Board Temperature (C) | 25.0 | +-----------------------+--------------------------+ 2.2 Clock Constraints --------------------- +-------------+--------+-----------------+ | Clock | Domain | Constraint (ns) | +-------------+--------+-----------------+ | sys_clk_pin | clk | 10.0 | +-------------+--------+-----------------+ 3. Detailed Reports ------------------- 3.1 By Hierarchy ---------------- +-----------------+-----------+ | Name | Power (W) | +-----------------+-----------+ | processorci_top | 0.002 | | u_Controller | 0.001 | | Interpreter | 0.001 | +-----------------+-----------+